```
Computer Systems Coursework 1
Anyi Guo
Msc. Data Science, student ID: 13154855
02/2019
```

```
The function F is defined asF(1)=F(2)=F(3)=1 and for n\geq3, F (n + 1) = F (n) · (F (n - 1) + F (n - 2))
```

i.e., the (n + 1)th value is given by the product of the nth value and the sum of the (n - 1)th and (n - 2)th values.

(a) Write an assembly program for computing the kth value F(k), where k is an integer bigger than 3 read from a memory location M, and storing F(k) at memory location

#### Answer:

```
1. LOAD r3, M <- M stores number k
```

- 2. LOAD r0, #1
- 3. LOAD r1, #1
- 4. LOAD r2, #1
- 5. SUB r3, #1 <- this is the counter
- 6. ADD r4, r0, r1
- 7. MUL, r4, r4, r2
- 8. LOAD r0. r1
- 9. LOAD r1, r2
- 10. LOAD r2, r4
- 11. BNE I5, r3, #3 <- go back to Instruction 5 if r3 != 3
- 12. STOR M, r4

(b) Consider a pipelined processor, where the pipeline stages are F (fetch), D (decode), R (register read), E (execute) and W (write back). Describe what happens in the pipeline stages for the various types (data movement, data processing, control) of instructions

## Answer

- All instructions go through IF (instruction is loaded onto the CPU) and ID (control
  unit decodes the instruction).
- Using memory addressing doesn't need reading registers, so I1 skips RR.
- Using immediate addressing doesn't need reading registers or data transfer, so
   I2, I3 and I4 skips R and EX.
- 18, 19 and 110 needs to read register but requires no data transfer, so they skip EX.
- We assume that data transfer between main memory and the MBR of the CPU happens during EX, and that the I11 (BNE condition) is checked during EX too.
- Finally, the data is copied from the MBR into the target memory during WB.
- Arithmetic instructions need RR, EX and WB.

(c) Show the execution of your program on the above pipelined processor for k = 5 by drawing a diagram. Assume that the fetched and decoded instructions are stored in an instruction window IW with a capacity of 12 instructions, and that there is no resource conflict between fetching instructions and executing data transfer instructions. Explain where and why delay slots appear.

# For k = 5

# Assumptions:

- 1. Out-of-order jumps allowed instructions which jump out of order are **bolded**
- 2. No conflict between FI and executing data transfer instructions -> FI and LOAD data instructions can happen at the same time
- 3. I11 (BNE) is checked in Ex window

|    | F   | D   | IW  | R  | X   | w  | Notes                                                                                                                                                    |
|----|-----|-----|-----|----|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | I1  |     |     |    |     |    |                                                                                                                                                          |
| 2  | 12  | I1  |     |    |     |    |                                                                                                                                                          |
| 3  | 13  | 12  |     |    | I1  |    | I1 is in X because it is loaded from Main memory. Data bus busy                                                                                          |
| 4  | 14  | 13  | 12  |    |     | I1 | r3 =5. I2 is in IW because W is busy writing I1                                                                                                          |
| 5  | 15  | 14  | 13  |    |     | 12 | I2 skips R, E                                                                                                                                            |
| 6  | 16  | 15  | 14  |    |     | 13 | I3 skips R,E                                                                                                                                             |
| 7  | 17  | 16  |     | 15 |     | 14 | I4 skips R,E                                                                                                                                             |
| 8  | 18  | 17  |     | 16 | 15  |    |                                                                                                                                                          |
| 9  | 19  | 18  | 17  |    | 16  | 15 | r3 = 4                                                                                                                                                   |
| 10 | I10 | 19  | 17  | 18 |     | 16 | r4 not ready -> I7 stays in IW. I8 jumps out of order                                                                                                    |
| 11 | I11 | I10 | 19  | 17 |     | 18 |                                                                                                                                                          |
| 12 | l12 | l11 | I10 | 19 | 17  |    |                                                                                                                                                          |
| 13 |     | I12 | I10 |    | I11 | 17 | I8 skips X (disappears in this row but reappears in the next row). I11 jumps out-of order, and the condition is not true, so we go back to instruction 5 |

|    | F   | D   | IW  | RR  | X    | w   |                                                                                                    |
|----|-----|-----|-----|-----|------|-----|----------------------------------------------------------------------------------------------------|
| 14 | 15  |     |     | I10 |      | 19  | I12 discarded. I9 skips X                                                                          |
| 15 | 16  | 15  |     |     |      | I10 | I10 skips X                                                                                        |
| 16 | 17  | 16  |     | 15  |      |     |                                                                                                    |
| 17 | 18  | 17  |     | 16  | 15   |     |                                                                                                    |
| 18 | 19  | 18  | 17  |     | 16   | 15  | r3 = 3                                                                                             |
| 19 | I10 | 19  | 17  | 18  |      | 16  | r4 not ready -> I7 stays in IW                                                                     |
| 20 | l11 | I10 | 19  | 17  |      | 18  |                                                                                                    |
| 21 | l12 | l11 | I10 | 19  | 17   |     |                                                                                                    |
| 22 |     | l12 | I10 | I11 |      | 17  | I9 skips X (disappears in this row but reappears in the next row). r4 not ready -> I10 stays in IW |
| 23 |     |     | l12 | I10 | l111 | 19  | Condition met, exit the loop                                                                       |
| 24 |     |     |     | l12 |      | I10 |                                                                                                    |
| 25 |     |     |     |     | l12  |     |                                                                                                    |

## Delay slots:

- In cycle 10 & 19, I7 has to wait in IW because r4 is not ready yet.
- In cycle 13 & 22, I10 has to wait because r4 is not ready (as I7 is updating r4)
- 2. A computer has a cache, main memory and a hard disk. If a referenced word is in the cache, it takes 15 ns to access it. If it is in main memory but not in the cache, it takes 85 ns to load (the block containing) it into the cache (this includes the time to originally check the cache), and then the reference lookup is started again. If the word is not in main memory, it takes 10 ms to load (the block containing) it from the disk into main memory, and then the reference lookup is started again. The cache hit ratio is 0.4. In the case of a cache miss, the probability that the word is in the main memory is 0.7. Compute the average load time.

### **Answer**

Assume 100 searches in total:

40 searches are in cache. 60 not in cache - out of which 42 are found in main memory, 18 found in hard disk.

```
Avg load time = [40 * 15 + 42 * (85+15) + 18* (10^6+85+15)] / 100 ns
= (600 + 4200 + 18 * 10^6) / 100 ns = 180066 ns
```